

# Article Model-based Predictive Control With Graph Theory Approach Applied to Multilevel Back-to-back Cascaded H-bridge Converters

Gabriel Gaburro Bacheti <sup>1</sup><sup>(1)</sup>, Renner Sartório Camargo <sup>2</sup><sup>(1)</sup>, Thiago Silva Amorim <sup>1</sup><sup>(1)</sup>, Imene Yahyaoui <sup>3</sup><sup>(1)</sup> and Lucas Frizera Encarnação <sup>1,\*</sup>

- <sup>1</sup> Department of Electrical Engineering, Federal University of Espírito Santo (UFES), Av. Fernando Ferrari, 514 Vitória 29075-910, Brazil; gabriel.bacheti@edu.ufes.br (G.G.B); thiago.s.amorim@edu.ufes.br (T.S.A); lucas.encarnacao@ufes.br (L.F.E)
- <sup>2</sup> Department of Control and Automation Engineering, Federal Institute of Espírito Santo (IFES), Rod. ES010, Serra 29173-087, Brazil; rscamargo@ifes.edu.br (R.S.C)
- <sup>3</sup> Applied Mathematics, Science and Engineering of Materials and Electronic Technology Department, Superior School of Experimental Sciences and Technology - ESCET, University Rey Juan Carlos, URJC, Madrid, Spain; imene.yahyaoui@urjc.es (I.Y)
- \* Correspondence: lucas.encarnacao@ufes.br

Abstract: Multilevel back-to-back Cascaded H-Bridge Converter (CHB-B2B) presents a significantly 1 reduced component per level ratio when compared with other classical back-to-back multilevel topologies. However, this advantage cannot be fulfilled because of the several internal short-circuit з presented in the CHB-B2B when a conventional PWM modulation is applied. To solve this issue, a powerful math tool known as Graph Theory emerges as a solution for defining the converter switching matrix to be used with an appropriate control strategy such as the Model-Based Predictive 6 Control (MPC). Therefore, this paper proposes an MPC with Graph Theory approach applied to 7 CHB-B2B capable of not only eliminating the short-circuit stages but also exploring all the switching 8 states remaining without losing the converter controllability and power quality. To demonstrate the q proposed strategy applicability, the MPC with Graph Theory approach is applied in four different 10 types of SST configuration, input-parallel output-parallel (IPOP), input-parallel output-series (IPOS), 11 input-series output-parallel (ISOP), and input-series output-series (ISOS), attending distribution grids 12 with different voltage and power levels. Real-time experimental results obtained in a hardware-in-13 the-loop (HIL) platform demonstrate the proposed strategy's effectiveness, such as correct regulation 14 of DC-link voltages, multilevel voltage synthesis, and currents with reduced harmonic content. 15

Keywords:Grapy Theory; Model-Based Predictive Control; Multilevel Converters; Hardware-in-the-16loop; Prohibitive states matrix.17

Received: Accepted: Published:

0. https://doi.org/

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Citation: Bacheti, G.; Camargo, R.;

multilevel back-to-back cascade

Amorim, T.; Yahyaoui, I.; Encarnação,

L. Model-based predictive control with graph theory approach applied to

H-bridge converters. Electronics 2022, 1,

**Copyright:** © 2022 by the authors. Submitted to *Electronics* for possible open access publication under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). 1. Introduction

The continuous increment and development of smart grids, as well as the distributed 19 generation unit's proliferation, heterogeneous in their sources, have been increasing the 20 electrical power systems complexity [1][2], changing its behavior, being before passive 21 and static, and now becoming more active and dynamic [3]. As a result, there has been 22 an increase in connected power electronics-based devices to maintain the electrical power 23 systems' stability and power quality providing acceptable voltage levels, harmonic dis-24 tortions, minimum supply interruptions, and minimum power losses, thus limiting their 25 vulnerability and improving their reliability [4]. In addition to the power electronics-based 26 devices, a significant improvement in communication, control, and information systems 27 should also be performed to accomplish smart grid functionalities applied to electrical 28 power systems. 29

Among the engineering solutions presented to modernize electrical power systems, <sup>30</sup> the use of the mathematical tool known as Graph Theory is widespread. In a simplified way, <sup>31</sup>

the Graph Theory was initially proposed by Euler in 1736 as a solution to the problem of Königsberg's seven bridges and referred to the study of relationships between objects of a given set [5]. The Graph Theory representation greatly facilitates the development of almost intuitive algorithmic rules [6]. Thus, the correspondence between each element provided by such theory is similar to many kinds of engineering systems, being able to provide solutions that can be applied in problems related to information systems [7], electrical power systems [8], communication systems [9], and others [10][11].

More specifically, in the electrical power systems branch, Graph Theory helps to solve several problems through graphical representations, called graphs, facilitating the visualization and converting the behavior of certain systems [8].

For example, in [12] and [13], Graph Theory is used to calculate the impedance matrix through nodal and branching analysis for fault current determination. In [14] is proposed a new method for allocating losses for hybrid electricity market using a system behavior loop-based representation using Graph Theory concepts. In [15], a graph representation is used to deal with self-healing algorithms applied to automated distribution grids. In [10], a graph analysis is done to guarantee optimal phase measurement unit (PMU) placement for complete system observability.

In addition, Graph Theory also can be used in power flow estimations for three-phase unbalanced distribution grids [16], power distribution grids reinforcement against voltage sags [4], aids in autonomous decision making utilizing topological properties of radial grids [15]. Furthermore, Graph Theory can also be used to power electronics-based devices, for optimal power flow control in transmission systems with Flexible AC Transmission Systems (FACTS) [17], and energy balance in multi-input and multi-output buck-boost converters [18].

Recently, also for power electronics-based devices, the authors propose the use of 56 Graph Theory for mapping all the possible switching states of multilevel converters, applied 57 to motor drive [19], static synchronous compensation (STATCOM) [20][21], and Solid-State 58 Transformers (SST) applications [2]. These works use the semiconductor switches to map 59 all existing current paths, identifying prohibitive states, resulting in a switching matrix 60 containing only the possible device combinations. However, these works only present the 61 Graph Theory application results, for example, the prohibitive states matrix, combined 62 with a Model-based predictive control (MPC), to suppress short-circuit states inherent to 63 the studied topologies. 64

Thus, this research paper proposes to present in detail the Graph Theory methodology 65 applied to multilevel converters for mapping the possible switching states. Thus, the 66 cascaded multilevel converters with a back-to-back configuration (CHB-B2B) in different 67 arrays such as input-parallel output-parallel (IPOP), input-parallel output-series (IPOS), 68 input-series output-parallel (ISOP), and input-series output-series (ISOS), is adopted to 69 show the proposed methodology scalability. The dynamic CHB-B2B equations and the MPC 70 strategy developed by the authors are also presented in this research paper. Simulation 71 results in Simulink/MatLab platform and real-time experimental results obtained in a 72 hardware-in-the-loop (HIL) platform demonstrate the proposed strategy's effectiveness. 73

The paper is structured as follows: Section 2 presents the short-circuit limitation of the 74 cascaded multilevel converters with a back-to-back configuration (CHB-B2B). The proposed 75 Graph Theory methodology for mapping the possible switching states is detailed in depth 76 in Section 3, and a briefly review of MPC principles is aborded in Section 4. Section 5 details 77 a generalized modeling for multiple CHB-B2B converter modules, while Section 6 presents 78 the simulation results in Simulink/MatLab platform for a 4-modules CHB-B2B in four 79 different arrays. Section 7 presents the real-time experimental results in the Typhoon HIL 80 platform for a 2-modules CHB-B2B in four different arrays, followed by the conclusions in 81 Section 8. 82

39

40

## 2. Cascaded Multilevel Converters with a back-to-back Configuration (CHB-B2B)

The use of equipment based on multilevel converters has developed in a consistent and promising way, developing various equipment such as back-to-back converters for driving motors or static loads connection; Solid-State Transformers (SST) for connecting a wide variety of energy sources, and grid power flow control; Unified Power Quality Conditioners (UPQC) to actively improve the power grid quality; Synchronous Static Compensators (STATCOM) for reactive power compensation, stability improvement, harmonic mitigation, power factor control; and others [19][22][23][24][25].

Furthermore, the increase in voltage levels due to the greater demand for electrical en-91 ergy has increasingly required the use of multilevel converters to enable direct connections 92 to the medium voltage grid without exceeding the semiconductor switches' constructive 93 limits. However, the converters' structural complexity increases considerably with the 94 rise in their voltage levels, making their design and especially their control more diffi-95 cult. Figure 1 graphically illustrates the number of the components by voltage levels ratio 96 evolution of classical multilevel converter topologies, namely Diode-Clamped Multilevel 97 Converter (DCMC); Capacitor-Clamped Multilevel Converter (CCMC); Modular Multilevel 98 Converter (MMC); and Cascaded H-Bridge multilevel converter (CHB). As can be seen 99 in Figure 1, the CHB topology can achieve higher voltage levels with fewer components 100 (it is considered a half bridge configuration for MMC topology). Furthermore, due to its 101 modular structure, the CHB enables straightforwardly the series additional cells connection 102 if an output voltage increase is desired without any need for additional clipping circuits 103 [26]. 104



Figure 1. Comparison between classical multilevel converter topologies.

Figure 2 shows a single-phase CHB multilevel converter with 3 B2B modules, composed of 6 H-bridges cells, with an input-series and output-parallel (ISOP) arrays. Other arrangements will be developed in Section 5 to demonstrate the proposed Graph Theory methodology scalability.

The CHB-B2B structure presents singularities regarding the control strategies used, 109 such as the impossibility to drive this topology through conventional pulse width modula-110 tion (PWM) due to the appearance of several internal short-circuit states, as highlighted in 111 Figure 2. For example, for the 3-modules CHB-B2B in ISOP array, the converter has 24 semi-112 conductor switches, totalizing  $2^{12}$  different switching states (4,096), of which 104 switching 113 states are valid, in other words, do not generate internal short-circuits, representing approx-114 imately only 2.5 % of the converter total switching states. This limitation corroborates with 115 the importance of developing an automatic methodology for mapping all the prohibitive 116 converter states. Thus, the proposed mapping Graph Theory methodology is addressed in 117 Section 3 to support the MPC strategy used to control the CHB-B2B converter. 118



Figure 2. CHB-B2B with 3 modules in the ISOP array.

## 3. Graph Theory Methodology for Mapping the Possible Switching States

As mentioned, a CHB-B2B structure applied as a static converter to achieve some control objective may generate internal short-circuits according to the switching performed, making it necessary to find out which switching states this event is observed. This can be done from a circuit visual inspection. However, the bigger it is, the greater the complexity of this task will be. Moreover, it is not possible to known whether all the prohibitive states have been found, making this strategy inefficient and doubtful. Hence, an efficient alternative solution that arises to this question is the use of Graph Theory.

In fact, a graph is a mathematical structure used to model relationships between 127 objects of a certain set and is defined as G = G(V, E), in which V is a non-empty finite set 128 of elements denominated as vertices, and E is a set of subsets  $\{u, v\}$ , where  $u, v \in V$ , are denominated as edges. A graph can be directed or not, in which for the first case, the edges 130 will consist of ordered pairs called arcs. Thus, an  $e = \{u, v\}$  arc will be directed from u131 (head) to v (tail). From a graph, it is possible to trace paths, which can be informally defined 132 as a sequence of vertices and edges, without repetition. A path that does not have loops, 133 orientation, and multiple edges is denominated as simple. A path that starts and ends at 134 the same vertex consists of a cycle. However, a graph that does not fulfills this condition is 135 called acyclic. In the case that in a graph there is at least one path that interconnects any 136 pair of its vertices, it is called a connected graph. If this same graph is acyclic, it will consist 137 of a tree [27]. 138

In the Graph Theory universe, some algorithms can be used to trace specific paths. 139 Among them, Breadth-First Search (BFS) appears as an option to find all possible simple 140 paths from one vertex to another. This algorithm is used for either directed or undirected 141 graphs, and briefly, its working principle consists as follow: starting from an origin vertex 142 *u*, the BFS algorithm explores systematically the edges of a graph to find all other vertices 143 that are reachable from vertex *u* and computes the distance between them. The algorithm 144 will produce a *u*-origin tree that contains all reachable vertices. For each vertex *v* attainable 145 from the origin vertex *u*, the simple path that connects these two vertices in the obtained 146 tree will also consist of the shortest path that connects these elements in the analyzed graph 147 [28]. 148

Considering electrical nodes as vertices, and electrical switches as edges, a CHB-B2B 149 electrical circuit can be modeled as a connected and undirected *G* graph [29] (Figure 3) for 150 a namely 3-modules CHB-B2B in ISOP array (Figure 2), where the vertices of the resulting 151 graph are highlighted ( $P_1$ ,  $P_2$ ,  $P_3$ ,  $N_1$ ,  $N_2$ ,  $N_3$ ,  $E_1$ ,  $E_2$ ,  $S_1$ ,  $S_2$ ). The list of edges of the formed 152 graph and a correlation of these with the static switches are presented in Table 1. As can be 153 observed, three paths are tracked in Figure 3. The red one, corresponds to the short-circuit 154



highlighted in red in Figure 2. The others, in blue, corresponds to distinguish paths that forms the short-circuit highlighted in blue in Figure 2.

**Figure 3.** *G* graph of the 3-modules CHB-B2B in ISOP array.

Table 1. Edge List for *G* graph of the 3-modules CHB-B2B in ISOP array.

| Module 1 |         |                        | Module 2 |         |                 | Module 3 |         |                 |
|----------|---------|------------------------|----------|---------|-----------------|----------|---------|-----------------|
| Edg      | e{u, v} | Switch                 | Edg      | e{u, v} | Switch          | Edg      | e{u, v} | Switch          |
| $P_1$    | $E_1$   | <i>S</i> <sub>11</sub> | $P_2$    | $I_1$   | S <sub>21</sub> | $P_3$    | $I_2$   | S <sub>31</sub> |
| $E_1$    | $N_1$   | $S_{12}$               | $I_1$    | $N_2$   | S <sub>22</sub> | $I_2$    | $N_3$   | $S_{32}$        |
| $P_1$    | $I_1$   | $S_{13}$               | $P_2$    | $I_2$   | S <sub>23</sub> | $P_3$    | $E_2$   | $S_{33}$        |
| $I_1$    | $N_1$   | $S_{14}$               | $I_2$    | $N_2$   | S <sub>24</sub> | $E_2$    | $N_3$   | $S_{34}$        |
| $P_1$    | $S_1$   | $S_{15}$               | $P_2$    | $S_1$   | $S_{25}$        | $P_3$    | $S_1$   | $S_{35}$        |
| $S_1$    | $N_1$   | $S_{16}$               | $S_1$    | $N_2$   | S <sub>26</sub> | $S_1$    | $N_3$   | $S_{36}$        |
| $P_1$    | $S_2$   | $S_{17}$               | $P_2$    | $S_2$   | S <sub>27</sub> | $P_3$    | $S_2$   | $S_{37}$        |
| $S_2$    | $N_1$   | $S_{18}$               | $S_2$    | $N_2$   | S <sub>28</sub> | $S_2$    | $N_3$   | $S_{38}$        |

To find all the converter prohibitive switching states, initially, the conditions that 157 can lead to a short-circuit must be defined, which are: the terminals of each capacitor 158 become shorted (as highlighted in red in Figure 2), and the opposite terminals of a group of 159 capacitors become connected (as highlighted in blue in Figure 2), which implies a ring with 160 series connections of these capacitors. This results for the topology used as an example, in 161 the interconnections between capacitors, as it is shown in Figure 4. Thus, by finding simple 162 paths in graph that interconnect vertices which represent both terminals of a capacitor 163  $([P_1, N_1], [P_2, N_2], [P_3, N_3])$ , it is possible to visualize part of the prohibitive switching states, 164 which results in circuits like the ones highlighted in cases (a), (b) and (c) of Figure 4. The 165 other part of the prohibitive switching states is obtained by joining disjoint paths (paths 166 that do not share any vertex) that interconnect different pairs of opposite terminals for 167 any number of capacitors ( $[P_1, N_2]$ ,  $[P_1, N_3]$ ,  $[P_2, N_1]$ ,  $[P_2, N_3]$ ,  $[P_3, N_1]$ ,  $[P_3, N_2]$ ). These 168 paths must be disjointed because an electric current flows "from one vertex to another", 169 without repetition. Thus, vertex sequences [*P*<sub>1</sub>, *N*<sub>2</sub>, *P*<sub>2</sub>, *N*<sub>1</sub>], [*P*<sub>1</sub>, *N*<sub>3</sub>, *P*<sub>3</sub>, *N*<sub>1</sub>], [*P*<sub>2</sub>, *N*<sub>3</sub>, *P*<sub>3</sub>, *N*<sub>2</sub>], 170  $[P_1, N_3, P_3, N_2, P_2, N_1]$  and  $[P_1, N_2, P_2, N_3, P_3, N_1]$  can be formed, which will have the same 171 meaning of circuits as the ones highlighted in cases (d), (e), (f), (g) and (h) of Figure 4 172 respectively. 173

All these paths can be found using a modified BFS algorithm. However, the algorithm should be able to ignore paths that represent obvious short-circuits, such as those that occur when two switches of the same H-Bridge's leg are turned on. This condition itself will be ignored by the converter control law, which should interlock these switches, limiting the sample space of the switching possibilities, reducing it to  $2^L$  states, where L is the number of legs in the converter topology.



Figure 4. Possible example topology's capacitors interconnections.

The biggest challenge that emerges from this task, is to check all possible combinations 180 that form the mentioned ring with a series capacitor connection, which increases expo-181 nentially as there is an increment in the number of the capacitors. A short-circuit could 182 occur with two, or as many capacitors the topology has, and the position of them into the 183 series connexon could be permuted, with each representing a different converter switching 184 state. To solve this issue, a possible solution is to apply an abstraction that models a new 185 directed graph named H, in which vertices consist in a representation of terminals' pairs 186 from different polarities and capacitors ( $P_1N_2$ ,  $P_1N_3$ ,  $P_2N_1$ ,  $P_2N_3$ ,  $P_3N_1$ ,  $P_3N_2$ ). Notably, each 187 of these *H*'s vertices correspond to a set of traced paths that interconnect *G*'s graph vertices. 188 Meanwhile, the edges will interconnect vertices whose negative terminal on the first is 189 corresponding to the same capacitor as the positive terminal of the second vertex (e.g. 190  $[P_1N_2, P_2N_3]$ ), as shown in Table 2 for 3-modules CHB-B2B in ISOP array. Figure 5 presents 191 the resulting *H* graph. 192

Table 2. Edge List for *H* graph of the 3-modules CHB-B2B in ISOP array.

| Arcs{u, v}   |              |  |  |  |  |
|--------------|--------------|--|--|--|--|
| u            | v            |  |  |  |  |
| $P_1N_2$     | $P_2N_1$     |  |  |  |  |
| $P_1N_2$     | $P_2N_3$     |  |  |  |  |
| $P_1N_3$     | $P_{3}N_{1}$ |  |  |  |  |
| $P_1N_3$     | $P_{3}N_{2}$ |  |  |  |  |
| $P_2N_1$     | $P_1 N_2$    |  |  |  |  |
| $P_2N_1$     | $P_1 N_3$    |  |  |  |  |
| $P_2N_3$     | $P_{3}N_{1}$ |  |  |  |  |
| $P_2N_3$     | $P_{3}N_{2}$ |  |  |  |  |
| $P_3N_1$     | $P_1 N_2$    |  |  |  |  |
| $P_3N_1$     | $P_1 N_3$    |  |  |  |  |
| $P_3N_2$     | $P_2N_1$     |  |  |  |  |
| $P_{3}N_{2}$ | $P_{2}N_{3}$ |  |  |  |  |



Figure 5. *H* graph of the 3-modules CHB-B2B in ISOP array.

Finally, all possible combinations of interconnection between the capacitors are obtained using BFS from the tracing of some possible paths that respect certain laws. Each path must have a source u and a target vertex v in which the positive terminal index of the representation of a vertex u coincides with the index of the negative terminal of the representation of a vertex v (e.g.  $[P_1N_3, P_2N_1]$ ), as shown in Table 3 for 3-modules CHB-B2B 197 in ISOP array. However, not all possible paths found generates only one short-circuit 198 possibility for series-connected capacitors. Indeed, there are some restrictions, such as 199 paths cannot have vertices with the same positive terminal index in the corresponding 200 interconnection (e.g.,  $P_1N_2$  and  $P_1N_3$ ). Moreover, paths cannot have vertices that have the 201 same negative terminal index (e.g.,  $P_1N_2$  and  $P_3N_2$ ) in the corresponding interconnection. 202 These restrictions are necessary as they represent interconnections between capacitors with 203 multiple short-circuits and would only consist of unnecessary redundancies. Two cases that 204 this situation occurs in H graph are highlighted (in red) in Figure 6, where the connection 205 between the vertices  $P_1N_2$  with  $P_2N_1$  is performed. 206

| Table 3. A | Auxiliary | table to | track | H's.graphs. |
|------------|-----------|----------|-------|-------------|
|------------|-----------|----------|-------|-------------|

| Paths Construction |              |  |  |  |  |
|--------------------|--------------|--|--|--|--|
| Source             | Target       |  |  |  |  |
| $P_1 N_2$          | $P_2N_1$     |  |  |  |  |
| $P_1 N_2$          | $P_3N_1$     |  |  |  |  |
| $P_1 N_3$          | $P_2N_1$     |  |  |  |  |
| $P_1N_3$           | $P_3N_1$     |  |  |  |  |
| $P_2N_1$           | $P_1N_2$     |  |  |  |  |
| $P_2N_1$           | $P_3N_2$     |  |  |  |  |
| $P_2N_3$           | $P_1 N_2$    |  |  |  |  |
| $P_2N_3$           | $P_3N_2$     |  |  |  |  |
| $P_{3}N_{1}$       | $P_1N_3$     |  |  |  |  |
| $P_3N_1$           | $P_{2}N_{3}$ |  |  |  |  |
| $P_3N_2$           | $P_1N_3$     |  |  |  |  |
| $P_3N_2$           | $P_2N_3$     |  |  |  |  |



Figure 6. Excluded paths to define capacitors' interconnections.

Figure 7 elements show the possible paths (in blue) that can be traced with the BFS algorithm for 3-modules CHB-B2B in the ISOP array. It can be highlighted that Figure 7a and Figure 7e represents the same capacitors interconnection, and the same thing occurs for others Figure 5 elements, such as (b), (g), and (j); (c), (f) and (k); (d) and (i) and finally, (h) and (l). Relating all the paths shown by Figure 7 with Figure 4 elements, it can be observed that the elements (a), (d), (h), (c) and (b) of Figure 7 represent the connection conditions (d), (e), (f), (g) and (h) of Figure 4 respectively.

As discussed, with the results obtained from paths traced in H graph, each vertex of these paths corresponds to a set of paths traced in G graph, which can be combined to obtain a physical path of the electric current that represents a state of short-circuit in the converter. For each finally obtained path, the union of consecutive vertices to be visited corresponds to an edge, which have the physical meaning of a static switch with an ONstate. Edges that are not part of the analyzed path have an indeterminate state, being able to assume ON and OFF values. Thus, a converter's prohibitive switching matrix containing

P1N3 P1N P1N3 P1N 20 P3N P2N P2N 2N P2N (a) (b) (c) (d) P1N P1N (P1N P1N P2N 2N P3N 2N P3N 3N P3N 231 P2N3 P2N3 2N3 P2N3 (e) (f) (g) (h) P1N3 P1N P1N P1N P2N P3N P1N P2N3 2N (i) (j) (k) (1)

Figure 7. Desired paths to define capacitors' interconnections.

all the prohibitive switching states of the converter can be formed and used to obtain the valid converter switching matrix from a matrix containing all possible switches. 222

Figure 8 presents a flowchart overview for the proposed strategy to obtain the desired converter switching matrix. 224



Figure 8. Graph Theory methodology flowchart.

# 4. Model Predictive Control (MPC)

Model predictive control, initially introduced in the process industry in the 1970s, 226 addresses a broad concept, consisting in predicting, based on a mathematical model, all 227 system future states, in a given time horizon [30][31][32][33][34]. An optimized control 228 action is then chosen to minimize a function that is based on a reference and predicted 229 states, also known as a cost function. The use of MPC in power electronics began in 230 the 1980s in low switching frequency applications, since higher switching frequencies 231 require more complex calculations due that the cost function optimization requires a 232 lot of computational effort which are not available at that time [30][31][35][36]. It was 233 only from the 1990s onwards that this technology had a leap of development due to the 234 great technological advance of microprocessors capable of performing a large number 235 of mathematical operations. Thus, the interest in using the MPC in applications with 236 previously unfeasible high switching frequency has intensified, gaining the attention of 237 the power electronics researchers. Furthermore, the MPC is a simple and intuitive way 238 to control the converters, being capable of dealing with multivariable goals, with good 239 controllability, fast dynamic response, and capacity to incorporate in a straightforward way 240 nonlinearities and constraints into the control law [37]. MPC is divided into two classes 241 regarding the nature of the optimization problem, as shown in Figure 9. 24 2



Figure 9. Model Predictive Control classification.

Due to the discreet characteristics of the power electronics applications, the Finite Control Set MPC (FCS-MPC) makes their implementation much simpler, since it does not require modulation techniques to act on the converter [30][37][38]. The Optimal Switching Vector MPC (OSV-MPC), was the first predictive control strategy adopted in power electronics applications and is still the most widely used today due to its low implementation complexity and rapid dynamic response. However, as a disadvantage, this class presents a variable switching frequency. Nevertheless, some studies aim to minimize the frequency harmonic spectrum dispersion incorporating specific goals into the cost function [38].

Power electronics-based systems have as their main characteristic the finite number of switching states, so in power electronics converters, the control action is limited to the set of switching states possible in the converter, making the MPC an option feasible and easy to implement. Its cost function is directly associated with the set of variables controlled. 254

263

271

At each sampling time, the microprocessors perform various calculations and predict 255 the future of the variables for each possible switching state based on the predictive model, 25.6 measurements, and system states. Then, the switching state with the lowest cost is applied 257 to the converter. Thus, this control technique is intrinsically linked to the switching process, dispensing the use of a modulation technique.

Although the MPC is an open-loop optimization algorithm, when repeated at each 260 sampling time, it behaves like a feedback loop control based on optimization, making its 261 dynamic response quick in the face of reference variations or disturbances [30]. 262

#### 5. CHB-B2B converter modeling

The presented strategy based on Graph Theory to obtain the switching matrix of 264 any CHB-B2B converter was evaluated via computational simulations (Section 6) and 265 physical implementation through a HIL platform (Section 7). Thus, different CHB-B2B 266 configurations were proposed and the MPC principles are applied as a control strategy. 267 Therefore, it is necessary to determine the whole system, the filters designs, the control 268 goals, and the mathematical models for predicting the control variables for the different 269 proposed topologies. All these steps are presented in this section. 270

## 5.1. Generalized M-modules CHB-B2B converter

Figure 10 presents a generalized representation of the *M*-modules CHB-B2B converter, 272 in which the input array and output array blocks (hatched areas) consists of series or parallel 273 connections between the different converters' H-bridge cells. The index *m* represent to 274 which converter module a given variable is referred to. On the other hand, the variable *n* 275 is related to the side of the converter. Thereby, for the module's currents in each module 276 highlighted above,  $i_{1m}$  is considered as the current on the primary side (n = 1) of the *m*'th 277 module, and  $i_{2m}$  as the current on the secondary side (n = 2) of the *m*'th module. In a 278 similar way,  $V_{dcm}$  represents the DC-link voltage of the *m*'th module,  $v_{1m}$  is considered 279 as the switched voltage on the primary side (n = 1) of the m'th module, and  $v_{2m}$  as the 280 switched voltage on the secondary side (n = 2) of the *m*'th module. Either the primary 281 or secondary converter sides are connected to electrical grids, with the power flow from 282 the first one  $(v_{g1})$  to the second  $(v_{g2})$ . Thus, the main objective control is to synthesize an 283 appropriate power quality output current  $i_2$ , becoming necessary a voltage balance in the 284 DC-links through their capacitances. Consequently, the converter's power flow control 285 must be achieved by controlling the primary input current  $i_1$ . Both current controls can be 286 obtained by applying an inductive filter with a small resistance representing electrical losses. 287 However, the design of these elements may be hampered due to the variable switching 288 frequency inherent in the OSV-MPC strategy. 289



Figure 10. A generalized representation of a *m*-modules CHB-B2B converter.

As it can be noted, for the converter's primary side, if the input array consists of a 290 series connection between the H-bridges cells, the input current  $i_1$  is equal to each module's 291 primary current  $(i_{1m})$ . The same thing occurs for the converter's secondary side, which, for a series connexon output array, the output current  $i_2$  is the same as the module's secondary current  $(i_{2m})$ . However, inversely, the switched voltages  $v_1$  and  $v_2$  consist in the summation of each module's switched voltages that composes each side of the converter (e.g.,  $v_1 = \sum_{1}^{M} v_{1m}$  and  $v_2 = \sum_{1}^{M} v_{2m}$ ). For a different condition, with input and output array consisting in parallel connexons, input, and output current  $(i_1$  and  $i_2$  respectively) now consist in the summation of each module's currents (e.g.,  $i_1 = \sum_{1}^{M} i_{1m}$  and  $i_2 = \sum_{1}^{M} i_{2m}$ ).

## 5.2. Primary/secondary inductive filters and DC-link capacitances

The designing of the currents' filters can be obtained by the following methodology. 300 Defining the nominal rating of the DC-link voltage as  $V_{dc}$ , the maximum allowed variance of 301 the filter current in each module as  $\Delta_{inm}$  and  $f_s$  as the switching frequency of the converter, 302 the desired filter inductance for any module of the *n* side of the converter (primary and 303 secondary) can be calculated with expression (1). The value of  $\Delta_{in}$  which defines  $\Delta_{inm}$ 304 (according to connection type and number of modules) can be determined from a defined 305 percentage of the nominal filter current peak value  $i_{n,pk}$ , that in this research paper a 306 value of 5 % is considered. For OSV-MPC control strategy, as the switching frequency is 307 variable due to the dispersed harmonic spectrum,  $f_s$  is considered as the control's operation 308 frequency, which corresponds to the inverse of the sampling period  $T_s$ . 309

$$l_n = \frac{V_{dc}}{2.\Delta_{inm} f_s} \tag{1}$$

The procedure to calculate the value of  $i_{n,pk}$  is presented in (2), in which  $P_T$  corresponds to the power demanded by the converter and  $V_{gn}$  is the grid nominal effective value.

$$i_{n,pk} = \sqrt{2}.i_n = \sqrt{2}\frac{P_T}{V_{gn}} \tag{2}$$

For modeling the parasitic resistance present in each filter  $(r_n)$ , its value is adopted as a percentage of the reactance relative to the filter's inductance, as described by expression (3), which  $f_g$  corresponds to the primary grid frequency. 314

$$v_n = \frac{X_{ln}}{100} = \frac{2.\pi f_g}{100}$$
 (3)

The DC-link capacitance designing for the m'th module  $(C_{dcm})$  can be obtained from the expression (4), by setting the desired voltage ripple variation  $\Delta V_{dc}$  and from the already defined variable  $P_T$  [20], where  $\omega$  is the angular velocity defined as  $2\pi f_g$ , and M, as aborded, is the number of modules connected in a back-to-back configuration in the converter. The value of  $\Delta V_{dc}$  can be determined from a defined percentage of the nominal DC-link voltage  $V_{dc}$ . In this research paper, a value of 1 % is considered for  $\Delta V_{dc}$ .

$$C_{dcm} = \left(\frac{1}{M}\right) \frac{P_T}{\omega . V_{dc} . \Delta V_{dc}} \tag{4}$$

After defining the filters' structures and the elements of the system, the mathematical models of the controlled electrical variables for MPC application can be raised and are described in the next sections for different CHB-B2B converter configurations. Furthermore, a cost function is defined to fulfill the OSV-MPC strategy, which its minimization defines the optimal switching sequence. For its construction, the reference variables must be defined according to the control objectives.

## 5.3. Mathematical models and cost function for different topologies

The OSV-MPC strategy implementation requires the dynamic equations for the converter's primary and secondary currents, and for the DC-links voltage that must be regulated for a nominal value. Considering  $S_{mj}$  representing the *j*'th *S* switch in the *m*'th converter's module (e.g., Figure 2), it can be determined the expressions (5) and (6) that

299

express the state of each primary or secondary H-bridges cells of the *m*'th module, defined as  $d_{1n}$  and  $d_{2n}$  respectively. Consequently, according to the switches' states,  $d_{1n}$  and  $d_{2n}$  can assume the values set of (-1, 0, 1).

$$d_{1m} = S_{m1}S_{m4} - S_{m2}S_{m3} \tag{5}$$

$$d_{2m} = S_{m5}S_{m8} - S_{m6}S_{m7} \tag{6}$$

Therefore, the following relationships can be defined, according to the realized connection's type. For series connections, equations (7) must be used, while for parallel connections, equation (8) is valid.

$$v_n = \sum_{m=1}^M d_{nm} V_{dcm} \tag{7}$$

$$i_n = \sum_{m=1}^M d_{nm} i_{nm} \tag{8}$$

#### 5.3.1. Generic *M*-modules ISOS (input-series output-series)

An example of an ISOS CHB-B2B configuration is highlighted in Figure 11a. The dynamic equation for the *m*'th module DC-link voltage level ( $V_{dcm}$ ) can be obtained considering the input ( $i_1$ ) and output ( $i_2$ ) filters' currents and is presented in expression (9). As can be observed, if  $d_{1m}$  has a positive and  $d_{2m}$  a negative value, the DC-link is going to be charged, whereas, for opposite values for this terms, DC-link must be discharged.

$$\frac{\mathrm{d}V_{dcm}}{\mathrm{d}t} = \frac{1}{C_{dcm}} (d_{1m}i_{1m} - d_{2m}i_{2m}) \tag{9}$$

As the control loop is composed of the grid connections and inductive filters, the dynamic models of the described  $i_1$  and  $i_2$  currents can be represented by equations (10) and (11), which  $v_1$  and  $v_2$  values are obtained from expression (7).

$$\frac{di_1}{dt} = \frac{1}{Ml_1} (v_{g1} - Mr_1 i_1 - v_1)$$
(10)

$$\frac{\mathrm{d}i_2}{\mathrm{d}t} = \frac{1}{Ml_2} (v_2 - Mr_2 i_2 - v_{g2}) \tag{11}$$

Figure 11b presents a diagram block that exemplifies the implementation of the OSV-34.7 MPC, necessary to achieve the control objectives, namely synthesizing appropriated  $i_1$ 348 and  $i_2$  currents, keeping the DC links regulated. The system's electrical magnitudes 34 9  $(v_{gn}, i_n, V_{dcm})$  are measured and, by modeling the system, these variables are predicted for 350 a future instant. Based on the dynamic equations above, equations (9), (10), and (11), the 351 discrete equations necessary for the OSV-MPC application are obtained using the Euler 352 numerical integration method and defining [k] and [k+1], as the present and future instants 353 respectively. They are presented in expressions (12), (13), and (14) below, considering the 354  $T_s$  sampling period. From these predictions and the determination of references for the 355 control variables, a cost function is defined, whose minimization provides which switching 356 is the most optimal in the future instant for the control objectives. 357

$$V_{dcm}[k+1] = V_{dcm}[k] + \frac{T_s}{C_{dcm}} d_{1m}[k] i_{1m}[k] - \frac{T_s}{C_{dcm}} d_{2m}[k] i_{2m}[k]$$
(12)

$$i_1[k+1] = \left(1 - \frac{r_{1m}}{l_{1m}}\right)i_1[k] + \frac{T_s}{Ml_{1m}}v_{g1} - \frac{T_s}{Ml_{1m}}v_1[k]$$
(13)

$$i_{2}[k+1] = \left(1 - \frac{r_{2m}}{l_{2m}}\right)i_{2}[k] - \frac{T_{s}}{Ml_{2m}}v_{g2} + \frac{T_{s}}{Ml_{2m}}v_{2}[k]$$
(14)

To obtain the OSV-MPC cost function, the next step is to define the references signals 358 for the  $V_{dcm}$ ,  $i_1$  and  $i_2$  control variables, which is represented with an asterisk suffix, as 359 presented in Figure 11b. For  $V_{dcm'}^*$  DC-link voltage nominal operating rating is used. 360 Applying expression (2),  $i_2^*$  can be generated from a sinusoidal signal with  $f_g$  frequency and 361 nominal  $i_2$  peak value ( $i_{2,pk}$ ). The primary reference current  $i_1^*$  is dynamically calculated, 362 and is in phase with  $v_{g1}$  grid voltage from PQ theory [39], together with a Second Order 363 Generalized Integrator (SOGI) [40], as presented in Figure 11c. This current enables the 364 power flow control to be achieved ensuring DC-links capacitance-voltage maintenance and 365 system balance. Therefore, the cost function  $g^N$  can be defined by equation (15), with  $\overline{V_{dc}}$ 366 consisting of the average of the DC-link voltages, where N is the valid switching states 367 defined by the Grapy Theory which do not result in internal short-circuit. Weights are 368 defined to designate which control object should be prioritized:  $i_1^*$  current synthesis ( $W_1$ ), 369  $i_2^*$  current synthesis ( $W_2$ ), regulation of DC-links ( $W_{dc}$ ) or balance of DC-links ( $W_{bl}$ ). In this 370 research paper, all weights are defined with unit values ( $W_1 = W_2 = W_{dc} = W_{bl} = 1.0$ ). 371 Thus, all the cost function objectives have the same importance. 372



**Figure 11.** Generic *M*-modules ISOS CHB-B2B converter: (a) Topology configuration, (b) MPC diagram block, (c) Primary side current reference acquisition.

$$g_{ISOS}^{N} = \frac{W_{dc}}{M} \sum_{m=1}^{M} (V_{dc}^{*} - V_{dcm})^{2} + \frac{W_{bl}}{M} \sum_{m=1}^{M} (\overline{V_{dc}} - V_{dcm})^{2} + W_{1}(i_{1}^{*} - i_{1})^{2} + W_{2}(i_{2}^{*} - i_{2})^{2}$$
(15)

Multiple values of the cost function are obtained, totaling N values, for different <sup>373</sup> switching states of the converter. The cost function minimization, that is, the switching <sup>374</sup> state that produces the lowest value corresponds to an optimal switching ( $S_{opt}$ ) that should <sup>375</sup> be used at time-step [k + 1]. <sup>376</sup>

5.3.2. Generic *M*-modules IPOP (input-parallel output-parallel)

An example of an IPOP CHB-B2B configuration is highlighted in Figure 12a. The generic dynamic equation (9) for the *m*'th module DC-link voltage level ( $V_{dcm}$ ) can be obtained considering the *m*'th module input ( $i_{1m}$ ) and output ( $i_{2m}$ ) currents, since in this case, they differ from the input ( $i_1$ ) and output ( $i_2$ ) currents of the converter respectively. The same previous capacitor charge and discharge analysis will remain valid for this 382 situation. 383

Differently for the ISOS converter case, the input  $(i_1)$  and output  $(i_2)$  currents are indirectly controlled from the individual control of each module's currents. Therefore, dynamic models of  $i_{1m}$  and  $i_{2m}$  currents are necessary and can be represented by equations (16) and (17).

$$\frac{\mathrm{d}i_{1m}}{\mathrm{d}t} = \frac{1}{Ml_1} (v_{g1} - r_1 i_{1m} - v_{1m}) \tag{16}$$

$$\frac{\mathrm{d}i_{2m}}{\mathrm{d}t} = \frac{1}{Ml_2}(v_{2m} - r_2 i_{2m} - v_{g2}) \tag{17}$$

Figure 12b presents a diagram block that exemplifies the implementation of the OSV-MPC for IPOP configuration. The system's electrical magnitudes ( $v_{gn}$ ,  $i_{nm}$ ,  $V_{dcm}$ ) are measured and by modeling the system, these variables are predicted for a future instant. Again, the discrete equations necessary for the OSV-MPC application are obtained using the Euler numerical integration method, using (9), (16), and (17), and they are expressed by expressions (12), (18), and (19).

$$i_{1m}[k+1] = \left(1 - \frac{r_1}{l_1}\right)i_{1m}[k] + \frac{T_s}{l_1}v_{g1} - \frac{T_s}{l_1}v_{1m}[k]$$
(18)

$$i_{2m}[k+1] = \left(1 - \frac{r_2}{l_2}\right)i_{2m}[k] - \frac{T_s}{l_2}v_{g2} + \frac{T_s}{l_2}v_{2m}[k]$$
<sup>(19)</sup>

For cost function definition, the  $V_{dcm}^*$  reference is newly considered as the DC-link voltage nominal operating rating value. The secondary currents of *m*'th module  $(i_{2m}^*)$ references values are obtained by applying expression (2) and generating a sinusoidal signal with  $f_g$  frequency and an amplitude corresponding in the *m*'th part of the nominal  $i_2$  peak value  $(i_{2,pk}/M)$ . Similarly, to the ISOS case,  $i_{1m}^*$  references are obtained, as seen in Figure 12c, by PQ theory application together with a Second Order Generalized Integrator (SOGI). Therefore, the cost function  $g^N$  can be defined by equation (20).





**Figure 12.** Generic *M*-modules IPOP CHB-B2B converter: (a) Topology configuration, (b) MPC diagram block, (c) Primary side currents references acquisition.

$$g_{IPOP}^{N} = \frac{W_{dc}}{M} \sum_{m=1}^{M} (V_{dc}^{*} - V_{dcm})^{2} + \frac{W_{bl}}{M} \sum_{m=1}^{M} (\overline{V_{dc}} - V_{dcm})^{2} + \frac{W_{1}}{M} \sum_{m=1}^{M} (i_{1m}^{*} - i_{1m})^{2} + \frac{W_{2}}{M} \sum_{m=1}^{M} (i_{2m}^{*} - i_{2m})^{2}$$
(20)

## 5.3.3. Generic *M*-modules ISOP (input-series output-parallel)

ISOP CHB-B2B configuration consists in recombining the ISOS and ISOP configurations which are already presented (Figure 13a). Figure 13b presents a diagram block that exemplifies the implementation of the OSV-MPC for ISOP configuration. The system's electrical magnitudes ( $v_{gn}$ ,  $i_1$ ,  $i_{2m}$ ,  $V_{dcm}$ ) are measured and by modeling the system, these variables are predicted for a future instant.

The primary side of this topology have the same dynamics as the ISOS configuration and, therefore the expressions (10) and (13) here are also valid. The secondary side, in turn, have the same dynamics as the IPOP configuration and therefore, the expressions (17) and (19) must be considered. Finally, as previous discussed, the dynamic for *m*'th module DC-link voltage level ( $V_{dcm}$ ) is described by expression (9), while its discretization results in (12).

The reference signal  $V_{dcm}^*$  still consist of the nominal value of  $V_{dc}$ . The same  $i_1^*$  reference applied in the ISOS, as presented in Figure 13c, and  $i_{2m}^*$  reference applied in the IPOP configurations is used to define the ISOP converter cost function, which is presented in (21).



**Figure 13.** Generic *M*-modules ISOP CHB-B2B converter: (a) Topology configuration, (b) MPC diagram block, (c) Primary side current reference acquisition.

$$g_{ISOP}^{N} = \frac{W_{dc}}{M} \sum_{m=1}^{M} (V_{dc}^{*} - V_{dcm})^{2} + \frac{W_{bl}}{M} \sum_{m=1}^{M} (\overline{V_{dc}} - V_{dcm})^{2} + W_{1}(i_{1}^{*} - i_{1})^{2} + \frac{W_{2}}{M} \sum_{m=1}^{M} (i_{2m}^{*} - i_{2m})^{2}$$
(21)

5.3.4. Generic *M*-modules IPOS (input-parallel output-series)

An example of an IPOS CHB-B2B configuration is highlighted in Figure 14a. This configuration consists of recombination between the IPOP and ISOS configurations, which are already presented. Figure 14b presents a diagram block that exemplifies the imple-

401

mentation of the OSV-MPC for IPOS configuration. The system's electrical magnitudes  $(v_{gn}, i_{1m}, i_2, V_{dcm})$  are measured and, by modeling the system, these variables are predicted for a future instant.

The primary side of this topology have the same dynamics as the IPOP configuration and therefore the expressions (16) and (18) here are also valid. The secondary side, in turn, have the same dynamics as the ISOS configuration and therefore, the expressions (11) and (14) must be considered. Finally, as previous discussed, the dynamic for *m*'th module DC-link voltage level ( $V_{dcm}$ ) is described by expression (9), while its discretization results in (12).

The reference signal  $V_{dcm}^*$  still consist of the nominal value of  $V_{dc}$ . The same  $i_{1m}^*$  reference applied in the IPOP, as presented in Figure 14c, and  $i_2^*$  reference applied in the ISOS configurations is used to define the IPOS converter cost function, which is presented in (22).



**Figure 14.** Generic *M*-modules IPOS CHB-B2B converter: (a) Topology configuration, (b) MPC diagram block, (c) Primary side currents references acquisition.

$$g_{IPOS}^{N} = \frac{W_{dc}}{M} \sum_{m=1}^{M} (V_{dc}^{*} - V_{dcm})^{2} + \frac{W_{bl}}{M} \sum_{m=1}^{M} (\overline{V_{dc}} - V_{dcm})^{2} + \frac{W_{1}}{M} \sum_{m=1}^{M} (i_{1m}^{*} - i_{1m})^{2} + W_{2} (i_{2}^{*} - i_{2})^{2}$$
(22)

## 5.4. Graph Theory results

From the proposed strategy based on Graph Theory to find the switching matrix for 435 static converters, different results can be obtained and are presented in Table 4, which 436 shows a review of the characteristics for different CHB-B2B topologies. Indeed, as the 437 number of converter modules increases, the use of its switching states (U [%]) decreases, 438 due to the increment in the possibilities of short-circuits, although, at the same time, the 439 number of valid switching states (N) increases. It is also noticed that, for the same number 44 0 of modules, serial configurations present a smaller number of short-circuits when compared to parallel ones. However, the main point to be highlighted is the number of levels that 442 can be synthesized for each side of the converter. A parallel connection always synthesizes 443 3 voltage levels, but this does not occur for serial connections, whereas the number of 444 modules increases, the number of possible levels to be synthesized by the converter tends 445 to increase. For ISOS connections, all these voltage levels are achievable, allowing the 446

converter associated with a filter to have a better harmonic spectrum. However, due to the occurrence of short-circuits, this does not occur for the ISOP and the IPOS configurations, in which the series side is limited to only 5 levels, regardless of the number of modules used.

With the increase in the number of converter modules, the switching matrix increases 451 in an exponentially way, that is, the sample space to be analyzed by the OSV-MPC algorithm 452 may become unfeasible for digital implementations, despite the mentioned advance of 453 microcontrollers. As an example, shown in Table 4, the 6-modules ISOS configuration 454 control must, at each time step, perform 124416 calculations to predict which, among 455 124416 switching states, is considered the optimal for the future instant. Therefore, in a first 456 analysis, without applying some type of optimization in the control strategy, this makes 457 the physical implementation of this converter impossible. Hence, the results presented in 458 Table 4 demonstrate the importance of applying Graph Theory in the objectives proposed 459 in this article, in which it is possible to detail characteristics of the different configurations 460 of CHB-B2B converters and their switching matrices, to contribute to defining the most 461 advantageous topology and its applicability. 462

| Μ | С    | F        | Ν      | U[%]  | LP | LS |  |
|---|------|----------|--------|-------|----|----|--|
| 2 | ISOS | 256      | 96     | 37.50 | 5  | 5  |  |
| 3 | ISOS | 4096     | 576    | 14.06 | 7  | 7  |  |
| 4 | ISOS | 65536    | 3456   | 5.27  | 9  | 9  |  |
| 5 | ISOS | 1048576  | 20736  | 1.98  | 11 | 11 |  |
| 6 | ISOS | 16777216 | 124416 | 0.74  | 13 | 13 |  |
| 2 | IPOP | 256      | 18     | 7.03  | 3  | 3  |  |
| 3 | IPOP | 4096     | 22     | 0.54  | 3  | 3  |  |
| 4 | IPOP | 65536    | 30     | 0.05  | 3  | 3  |  |
| 5 | IPOP | 1048576  | 46     | *     | 3  | 3  |  |
| 6 | IPOP | 16777216 | 78     | *     | 3  | 3  |  |
| 2 | ISOP | 256      | 40     | 15.62 | 5  | 3  |  |
| 3 | ISOP | 4096     | 104    | 2.54  | 5  | 3  |  |
| 4 | ISOP | 65536    | 280    | 0.43  | 5  | 3  |  |
| 5 | ISOP | 1048576  | 776    | 0.07  | 5  | 3  |  |
| 6 | ISOP | 16777216 | 2200   | 0.01  | 5  | 3  |  |
| 2 | IPOS | 256      | 40     | 15.62 | 3  | 5  |  |
| 3 | IPOS | 4096     | 104    | 2.54  | 3  | 5  |  |
| 4 | IPOS | 65536    | 280    | 0.43  | 3  | 5  |  |
| 5 | IPOS | 1048576  | 776    | 0.07  | 3  | 5  |  |
| 6 | IPOS | 16777216 | 2200   | 0.01  | 3  | 5  |  |

Table 4. Review of characteristics for different CHB-B2B converter configurations.

## LEGEND:

M = number of modules for the topology.

C = Configuration of the topology.

F = Number of all switching states possibilities

N = Number of switching states for the converter.

U[%] = Converter utilization percentage (N/F).

LP = Number of synthesizable voltage levels in the converter primary.

LS = Number of synthesizable voltage levels in the converter secondary.

\*Tiny value.

# 6. Simulation results for 4-modules CHB-B2B

After defining the discrete equations for each topology of the CHB-B2B, the values of the converter's elements must be projected to perform OSV-MPC. Initially, based on a 4modules ISOS CHB-B2B topology, electrical grids having 1440 V peak voltage is considered. Therefore, the nominal value for the DC-links can be obtained from the division of the grid

voltage and the number of converter's modules ( $\hat{V}_n = 360$  V), considering a modulation factor  $m_a$ , according to expression (23), which in this research paper, a 4/5 is considered since a minimum 3/4 modulation factor is necessary to obtain the 9 voltage levels of this topology [41].

$$V_{dc} = \frac{\widehat{V_n}}{m_a} = \frac{v_{g,pk}}{M.m_a}$$
(23)

Thus, a 450 V is achieved for DC-links voltage value, and it is used for all other CHB-B2B configurations (IPOP, ISOP, IPOS). However, due to the limitations of these configurations caused by the smallest number of possible switches, a modulation factor of 2/3 is considered, in order to obtain a "slack" for the converter, resulting in a value of  $\hat{V}_n$ equal to 300 V.

The next step is to define other parameters, as the switching frequency  $f_s$ , the power demanded by the converter  $P_T$  and the grid frequency  $f_g$ , which a 20kHz, 10kVA and 50Hz values will respectively be considered. Different values for each side of the converter could be considered.

For parallel connection sides, the value of  $\widehat{V_n}$  should be considered as the peak voltage of the connected grid, since the converter is limited to 3 voltage levels as discussed  $(\widehat{V_n} = v_{g,pk})$ . For mixed series/parallel configurations (ISOP, IPOS), due to the serial connection being limited to 5 levels, a value of  $2\widehat{V_n}$  will be considered as the peak voltage of the connected grid  $(2\widehat{V_n} = v_{g,pk})$ . Finally, using the expressions (1), (2), (3), and (4), Table 5 can be constructed, which shows the values of the converter elements for different configurations of a 4-modules CHB-B2B example.

Table 5. Sizing for the different configurations of the 4-modules CHB-B2B converter.

| Parameter          | ISOS  | IPOP  | ISOP  | IPOS  |
|--------------------|-------|-------|-------|-------|
| М                  | 4     | 4     | 4     | 4     |
| $f_s[kHz]$         | 20    | 20    | 20    | 20    |
| $P_T[kVA]$         | 10    | 10    | 10    | 10    |
| $f_{g}[Hz]$        | 50    | 50    | 50    | 50    |
| $m_a$              | 4/5   | 2/3   | 2/3   | 2/3   |
| $\widehat{V_n}[V]$ | 360   | 300   | 300   | 300   |
| $V_{dc}[V]$        | 450   | 450   | 450   | 450   |
| $\Delta V_{dc}[V]$ | 4.5   | 4.5   | 4.5   | 4.5   |
| $V_{g1,pk}[V]$     | 1440  | 300   | 600   | 300   |
| $i_{1,pk}[A]$      | 13.89 | 66.67 | 33.33 | 66.67 |
| $\Delta i_1[A]$    | 0.69  | 3.33  | 1.67  | 3.33  |
| $\Delta i_{1m}[A]$ | 0.69  | 0.83  | 1.67  | 0.83  |
| $V_{g2,pk}[V]$     | 1440  | 300   | 300   | 600   |
| $i_{2,pk}[A]$      | 13.89 | 66.67 | 66.67 | 33.33 |
| $\Delta i_2[A]$    | 0.69  | 3.33  | 3.33  | 1.67  |
| $\Delta i_{2m}[A]$ | 0.69  | 0.83  | 0.83  | 1.67  |
| $C_{dcm}[mF]$      | 3.93  | 3.93  | 3.93  | 3.93  |
| $l_1[mH]$          | 16.20 | 13.50 | 6.75  | 13.50 |
| $r_1[\Omega]$      | 0.05  | 0.04  | 0.02  | 0.04  |
| $l_2[mH]$          | 16.20 | 13.50 | 13.50 | 6.75  |
| $r_2[\Omega]$      | 0.05  | 0.04  | 0.04  | 0.02  |

# 6.1. 4-modules CHB-B2B simulation results

From the dimensioning performed and presented in Table 5 for different configurations of 4-modules CHB-B2B converters, the Graph Theory application as a solution to obtain the switching matrix of these converters can be validated. The steady-state performance of the OSV-MPC control systems presented in this section are verified via simulation, through

Simulink/Matlab computational platform, to confirm the non-occurrence of internal short circuits in the converter, and that the control objectives are reached. 494

## 6.1.1. 4-modules ISOS configuration

The results of 4-modules ISOS CHB-B2B topology are presented below, in which the 496 steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , DC link 497 voltages ( $V_{dcm}$ ) and switching voltages on the primary ( $v_1$ ), secondary ( $v_2$ ) and of each 498 converter module  $(v_{nm})$  are highlighted. As it can be seen in Figure 15a and Figure 15b, 499 the converter can synthesize the expected 9 voltage levels, both on the primary and on the 500 secondary sides. It is also verified that each module presents a variable switching frequency, 501 without a defined pattern. 502

Figure 15c shows that the DC-links could be tuned to nominal values, as compared 503 to the  $V_{dc}^*$  reference, which is essential for the correct control functioning. However, as 504 CHB does not have natural three-phase characteristics, the DC-links voltages present an 505 oscillation with the double of the fundamental grid frequency (50 Hz) [20]. In Figure 15c, 506 a maximum 2 V (0.44 %) oscillation in the magnitude is observed, which conforms to the 507 DC-link design requirements (4.5 V). 508

The currents in the primary and secondary of the converter are verified in Figure 15d 509 and Figure 15e respectively. As it can be seen, they satisfactorily follow the  $i_1^*$  and  $i_2^*$ 510 references and are in phase with the  $v_{g1}$  and  $v_{g2}$  grid voltages, making the converter power 511 factor unitary. A maximum 0.2 A (1.44 %) oscillation in  $i_1$  is obtained, while for  $i_2$ , a 0.14 A 512 (1%) value is observed, which conforms to the filter design requirements (0.69 A). Finally, 513 it can be concluded that the control system operates properly, making it possible to affirm 514 that the used converter switching matrix eliminated all the prohibitive switching states. 515

#### 6.1.2. 4-modules IPOP configuration

The results of the 4-modules IPOP CHB-B2B topology are presented below, in which 517 the steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , 518 modules' currents ( $i_{nm}$ ), DC link voltages ( $V_{dcm}$ ) and switching voltages of each converter 519 module ( $v_{nm}$ ) are highlighted. As it can be seen in Figure 16a and Figure 16b, the converter 520 can synthesize only 3 voltage levels, both on the primary and on the secondary sides, as it 521 is expected. It is also verified that each module presents a variable switching frequency, 522 without a defined pattern. 523

Figure 16c shows that the DC-links could be tuned to nominal values. Compared 524 to the  $V_{dc}^*$  reference, a maximum 2.5 V (0.55 %) oscillation in the magnitude is obtained, 525 which conforms to the DC-link design requirements (4.5 V). The currents in the primary 526 and secondary of the converter are verified in Figure 16d and Figure 16e respectively. As it 527 can be seen, they satisfactorily follow the  $i_1^*$  and  $i_2^*$  references and are in phase with the  $v_{g1}$ 528 and  $v_{g2}$  grid voltages, making the converter power factor unitary. Each primary modules' 529 currents which compounds  $i_1$  are the same and are superimposed on the graph. The same 530 thing happens for the currents that constitute  $i_2$ . 531

A maximum 2.15 (3.25 %), oscillations in  $i_1$  and  $i_2$  current components are observed, 532 which conforms to the filter design requirements (3.33 A). Finally, the control system 533 operates properly, which affirms that the used converter switching matrix eliminated all 534 the prohibitive switching states. 535

#### 6.1.3. 4-modules ISOP configuration

The results of the 4-modules ISOP CHB-B2B topology are presented below, in which 537 the steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , 538 secondary modules' currents  $(i_{2m})$ , DC link voltages  $(V_{dcm})$  and switching voltages on the 539 primary  $(v_1)$  and of each converter module  $(v_{nm})$  are highlighted. As it can be seen in 54 O Figure 17a and Figure 17b, the converter can synthesize only 5 voltage levels as expected, 541 on the primary side. On the secondary side, due to the parallel connection, only 3 voltage 542

516

495



**Figure 15.** 4-modules ISOS configuration simulation results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and current, (e) Secondary side grid voltage and current.

levels are synthesized. It is also verified that each module presents a variable switching frequency, without a defined pattern. 544

Figure 17c shows that the DC-links could be tuned to nominal values, as compared to the  $V_{dc}^*$  reference, with a maximum 3.5 V (0.77 %) oscillation in the magnitude, which conforms to the DC-link design requirements (4.5 V). The currents in the primary and secondary of the converter are verified in Figure 17d and Figure 17e respectively. As it can be seen, they satisfactorily follow the  $i_1^*$  and  $i_2^*$  references and are in phase with the  $v_{g1}$  and  $v_{g2}$  grid voltages, making the converter power factor unitary. Each secondary modules' currents which compounds  $i_2$  are the same and are superimposed on the graph.

A maximum of 0.27 A (0.81 %) oscillation in  $i_1$  is obtained, while for  $i_2$  current components a 1.08 A (1.62 %) is observed. This conforms to both filter design requirements ( $\Delta_{i1} =$  1.67 A and  $\Delta_{i2} =$  3.33 A). Finally, it is concluded that the control system as a whole works properly, making it possible to affirm that the used converter switching matrix eliminated all the prohibitive switching states.

## 6.1.4. 4-modules IPOS configuration

The results of 4-modules IPOS CHB-B2B topology are presented below, in which the steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , primary modules' currents  $(i_{1m})$ , DC link voltages  $(V_{dcm})$  and switching voltages on the secondary  $(v_2)$  and of each converter module  $(v_{nm})$  are highlighted. As can it be seen in Figure 18a and Figure 18b, the converter can synthesize only 5 voltage levels as it is expected, on the secondary side. On the primary side, due to the parallel connection, only 3 voltage levels 563



**Figure 16.** 4-modules IPOP configuration simulation results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and currents, (e) Secondary side grid voltage and currents.

are synthesized. It is also verified that each module presents a variable switching frequency, without a defined pattern. 565

Figure 18c shows that the DC-links could be tuned to nominal values. When compared to the  $V_{dc}^*$  reference, a maximum 3.88 V (0.86 %) oscillation in the magnitude is obtained, which conforms to the DC-link design requirements (4.5 V). The currents in the primary and secondary of the converter are verified in Figure 18d and Figure 18e respectively. As it can be seen, they satisfactorily follow the  $i_1^*$  and  $i_2^*$  references and are in phase with the  $v_{g1}$ and  $v_{g2}$  grid voltages, making the converter power factor unitary. Each primary modules' currents which compounds  $i_1$  are the same and are superimposed on the graph.

A maximum of 2.12 A (3.18 %) oscillation in  $i_1$  current is obtained, while for  $i_2$ , a 0.28 A (0.84 %) is observed. This conforms to both filter design requirements ( $\Delta_{i1}$  = 3.33 A and  $\Delta_{i2}$  = 1.67 A). Finally, it is concluded that the control system as a whole works properly, making it possible to affirm that the used converter switching matrix eliminated all the prohibitive switching states.

## 6.2. Hybrid configurations

As discussed, and analyzing Table 5, ISOP and IPOS configurations for topologies with more than 2-modules do not allow the synthesis of more than 5 voltage levels for the side connected in series, due to the switching states that generate short-circuits in the converter, making it impossible to take advantage of all the levels. A solution for this, keeping the characteristics of these topologies, is to divide the parallelism into pairs of modules connected in parallel. Thus, all levels on the series side can be synthesized. Therefore, new hybrid topologies could be proposed, namely HISOP (hybrid input-series



**Figure 17.** 4-modules ISOP configuration simulation results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and current, (e) Secondary side grid voltage and currents.

output-parallel) and HIPOS (hybrid input-parallel output-series), and its characteristics are highlighted in Table 6.

| Μ | С     | Р | F        | Ν     | U[%] | LP | LS |
|---|-------|---|----------|-------|------|----|----|
| 4 | HISOP | 2 | 65536    | 1600  | 2.44 | 9  | 3  |
| 6 | HISOP | 3 | 16777216 | 64000 | 0.38 | 13 | 3  |
| 4 | HIPOS | 2 | 65536    | 1600  | 2.44 | 3  | 9  |
| 6 | HIPOS | 3 | 16777216 | 64000 | 0.38 | 3  | 13 |

Table 6. Review of characteristics for different CHB-B2B converter hybrid configurations.

LEGEND:

- M = number of modules for the topology.
- C = Configuration of the topology.
- P = Number of parallel pairs in the configuration.
- F = Number of all switching states possibilities
- N = Number of switching states for the converter.
- U[%] = Converter utilization percentage (N/F).
- LP = Number of synthesizable voltage levels in the converter primary.
- LS = Number of synthesizable voltage levels in the converter secondary.
- \*Tiny value.



**Figure 18.** 4-modules IPOS configuration simulation results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and currents, (e) Secondary side grid voltage and current.

# 7. Real-time experimental results

All previously presented results were restricted to converter topologies with 4 modules 589 each in a Simulink/MatLab platform. To obtain more diverse and realistic results, different 590 configurations with 2 modules were tested using a Typhoon HIL platform in real-time 591 test-bench using a Software-In-The-Loop (SIL) environment. Real results are obtained 592 using an oscilloscope and are presented in this section. The same sizing procedure of the 593 system components performed is necessary. The real-time simulation platform is presents 594 in Figure 19. A Typhoon HIL 402 module is responsible for power and control system real-595 time simulation. A supervisory control and data acquisition (SCADA) platform provided 596 by HIL402 is used for real-time test-bench configuration and supervision. Finally, a TBS1064 597 Tektronix oscilloscope is used to real-time results acquisition. 598



SCADA

Typhoon HIL 402

# TBS1064 Tektronix

Figure 19. An overview of the real-time simulation platform for acquiring experimental results.

experimental results

7.1. 2-modules CHB-B2B design and experimental results

For 2-modules converters, the same 450 V voltage level used previously is considered. <sup>601</sup> Due to the number of modules reduced by half, the grid voltage levels and the power <sup>602</sup> demanded by the converter  $P_T$  is reduced in the same proportion for all configurations <sup>603</sup> (ISOS, IPOP, ISOP, and IPOS). The same values of switching frequency  $f_s$  and grid frequency <sup>604</sup>  $f_g$  are maintained. Using the expressions (1), (2), (3), and (4), Table 7 can be constructed, <sup>605</sup> which shows the values of the converter elements for different configurations of a 2-modules <sup>606</sup> CHB-B2B example. <sup>607</sup>

| Parameter          | ISOS  | IPOP  | ISOP  | IPOS  |
|--------------------|-------|-------|-------|-------|
| М                  | 2     | 2     | 2     | 2     |
| $f_s[kHz]$         | 20    | 20    | 20    | 20    |
| $P_T[kVA]$         | 5     | 5     | 5     | 5     |
| $f_{g}[Hz]$        | 50    | 50    | 50    | 50    |
| $m_a$              | 2/3   | 2/3   | 2/3   | 2/3   |
| $\widehat{V_n}[V]$ | 300   | 300   | 300   | 300   |
| $V_{dc}[V]$        | 450   | 450   | 450   | 450   |
| $\Delta V_{dc}[V]$ | 4.5   | 4.5   | 4.5   | 4.5   |
| $V_{g1,pk}[V]$     | 600   | 300   | 600   | 300   |
| $i_{1,pk}[A]$      | 16.67 | 33.33 | 16.67 | 33.33 |
| $\Delta i_1[A]$    | 0.83  | 1.67  | 0.83  | 1.67  |
| $\Delta i_{1m}[A]$ | 0.83  | 0.83  | 0.83  | 0.83  |
| $V_{g2,pk}[V]$     | 600   | 300   | 300   | 600   |
| $i_{2,pk}[A]$      | 16.67 | 33.33 | 33.33 | 16.67 |
| $\Delta i_2[A]$    | 0.83  | 1.67  | 1.67  | 0.83  |
| $\Delta i_{2m}[A]$ | 0.83  | 0.83  | 0.83  | 0.83  |
| $C_{dcm}[mF]$      | 3.93  | 3.93  | 3.93  | 3.93  |
| $l_1[mH]$          | 13.50 | 13.50 | 13.50 | 13.50 |
| $r_1[\Omega]$      | 0.04  | 0.04  | 0.04  | 0.04  |
| $l_2[mH]$          | 13.50 | 13.50 | 13.50 | 13.50 |
| $r_2[\Omega]$      | 0.04  | 0.04  | 0.04  | 0.04  |

Table 7. Sizing for the different configurations of the 2-modules CHB-B2B converter.

Next, the performance in the steady-state of the OSV-MPC control system is verified employing experimental results, in which the non-occurrence of internal short circuits in the converter can be confirmed. Therefore, the Graph Theory application as a solution to obtain the switching matrix of these converters is validated. It is also checked whether the control objectives have been achieved.

## 7.1.1. 2-modules ISOS configuration

The results of 2-modules ISOS CHB-B2B topology are presented below, in which the steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , DC link voltages  $(V_{dcm})$  and switching voltages on the primary  $(v_1)$ , secondary  $(v_2)$  and of each converter module  $(v_{nm})$  are highlighted. As it can be seen in Figure 20a and Figure 20b, the converter can synthesize the expected 5 voltage levels, both on the primary and the secondary sides. It is also verified that each module presents a variable switching frequency, without a defined pattern.

Figure 20c shows that the DC-links (orange and blue) could be tuned to nominal values. When compared to the  $V_{dc}^*$  reference (450 V), a maximum of  $0.378\sqrt{2} = 0.534$  V (0.12 %) oscillation in the magnitude is obtained, which conforms to the DC-link design requirements (4.5 V). The currents in the primary and secondary of the converter are verified (in blue) in Figure 20d and Figure 20e respectively. As it can be seen, they have an adequate RMS value corresponding to their nominal values, with a small error as the formula of the secondary of the converter are secondary of the converter of the secondary of

600

DC-links measurements, due to the oscilloscope's impression. Also, they are in phase with the  $v_{g1}$  and  $v_{g2}$  grid voltages (in orange), making the converter power factor unitary.

A maximum of 0.56 A (3.36 %) oscillation in  $i_1$  is obtained, while for  $i_2$ , a 0.55 A (3.27 %) value is observed, which conforms to the filter design requirements (0.83 A). Finally, it can be concluded that the control system as a whole works properly, making it possible to affirm that the used converter switching matrix eliminated all the prohibitive switching states.



**Figure 20.** 2-modules ISOS configuration experimental results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and current, (e) Secondary side grid voltage and current.

The results of the 2-modules IPOP CHB-B2B topology are presented below, in which the steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , modules' currents  $(i_{nm})$ , DC link voltages  $(V_{dcm})$  and switching voltages of each converter module  $(v_{nm})$  are highlighted. As can be seen in Figure 21a and Figure 21b, the converter can synthesize only 3 voltage levels, both on the primary and the secondary sides, as expected. It is also verified that each module presents a variable switching frequency, without a defined pattern.

Figure 21c shows that the DC-links (orange and blue) could be tuned to nominal 64.2 values. When compared to the  $V_{dc}^*$  reference (450 V), a maximum 0.782 $\sqrt{2}$  = 1.11 V (0.25 %) 64 3 oscillation in the magnitude is obtained which conforms to the DC-link design requirements 644 (4.5 V). The currents in the primary and secondary of the converter are verified (in blue) in 64 5 Figure 21d and Figure 21e respectively. As it can be seen, they have an adequate RMS value 646 corresponding to their nominal values, with a small error as the DC-links measurements, 647 due to the oscilloscope's impression. Also, they are in phase with the  $v_{g1}$  and  $v_{g2}$  grid 648 voltages (in orange), making the converter power factor unitary. Each primary modules' 64 9 currents which compounds  $i_1$  are the same and are superimposed on the graph (violet and 650 green signals). The same thing happens for the currents that constitute  $i_2$ . 651

A maximum 1.12 A (3.36 %) oscillation in  $i_1$  is obtained, while for  $i_2$ , a 1.09 A (3.26 %) value is observed, which conforms to the filter design requirements (1.67 A). Finally, it is concluded that the control system as a whole works properly, making it possible to affirm that the used converter switching matrix eliminated all the prohibitive switching states.



**Figure 21.** 2-modules IPOP configuration experimental results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and currents, (e) Secondary side grid voltage and currents.

#### 7.1.3. 2-modules ISOP configuration

The results of the 2-modules ISOP CHB-B2B topology are presented below, in which 657 the steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , 658 secondary modules' currents  $(i_{2m})$ , DC link voltages  $(V_{dcm})$  and switching voltages on 659 the primary  $(v_1)$  and of each converter module  $(v_{nm})$  are highlighted. As it can be seen 660 in Figure 22a and Figure 22b, the converter can synthesize only 5 voltage levels as it is 661 expected, on the primary side. On the secondary side, due to the parallel connection, only 662 3 voltage levels are synthesized. It is also verified that each module presents a variable 663 switching frequency, without a defined pattern. 664

Figure 22c shows that the DC-links (orange and blue) could be tuned to nominal 665 values, since when compared to the  $V_{dc}^*$  reference (450 V), a maximum 0.574 $\sqrt{2}$  = 0.812 V 666 (0.18 %) oscillation in the magnitude is obtained, which conforms to the DC-link design 667 requirements (4.5 V). The currents in the primary and secondary of the converter are 668 verified in Figure 22d and Figure 22e respectively. As it can be seen, they have an adequate 669 RMS value corresponding to their nominal values, with a small error as the DC-links 670 measurements, due to the oscilloscope's impression. Also, they are in phase with the  $v_{g1}$ 671 and  $v_{g2}$  grid voltages, making the converter power factor unitary. Each secondary modules' 672 currents which compounds  $i_2$  are the same and are superimposed on the graph (violet and 673 green signals). 674

A maximum of 0.55 A (3.30 %) oscillation in  $i_1$  is obtained, while for  $i_2$ , a 1.09 A (3.27 675 %) value is observed. This conforms to both filter design requirements ( $\Delta_{i1} = 0.83$  A and  $\Delta_{i2} = 1.67$  A). Finally, it is concluded that the control system operates properly, making it possible to affirm that the used converter switching matrix eliminated all the prohibitive switching states. 679



**Figure 22.** 2-modules ISOP configuration experimental results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and current, (e) Secondary side grid voltage and currents.

## 7.1.4. 2-modules IPOS configuration

The results of the 2-modules IPOS CHB-B2B topology are presented below, in which 681 the steady-state behavior of the currents on the primary  $(i_1)$  and secondary sides  $(i_2)$ , 682 primary modules' currents ( $i_{1m}$ ), DC link voltages ( $V_{dcm}$ ) and switching voltages on the 683 secondary  $(v_2)$  and of each converter module  $(v_{nm})$  are highlighted. As it can be seen in 684 Figure 23a and Figure 23b, the converter can synthesize only 5 voltage levels as expected, 685 on the secondary side. On the primary side, due to the parallel connection, only 3 voltage 686 levels are synthesized. It is also verified that each module presents a variable switching 687 frequency, without a defined pattern. 688

Figure 23c shows that the DC-links (orange and blue) could be tuned to nominal 689 values, since when compared to the  $V_{dc}^*$  reference (450 V), a maximum  $0.556\sqrt{2} = 0.786$ 690 V (0.175 %) of oscillation in the magnitude is obtained, which conforms to the DC-link 691 design requirements (4.5 V). The currents in the primary and secondary of the converter 692 are verified in Figure 23d and Figure 23e respectively. As it can be seen, they have an 693 adequate RMS value corresponding to their nominal values, with a small error as the 694 DC-links measurements, due to the oscilloscope's impression. Also, they are in phase with 695 the  $v_{g1}$  and  $v_{g2}$  grid voltages, making the converter power factor unitary. Each primary 696 modules' currents which compounds  $i_1$  are the same and are superimposed on the graph 697 (violet and green signals). 698

A maximum of 1.09 A (3.27 %) oscillation in  $i_1$  is obtained, while for  $i_2$ , a 0.56 A (3.33 %) value is observed. This conforms to both filter design requirements ( $\Delta_{i1} = 1.67$  A and  $\Delta_i 2 = 0.83$  A). Finally, it is concluded that the control system as a whole works properly, making it possible to affirm that the used converter switching matrix eliminated all the prohibitive switching states.



**Figure 23.** 2-modules IPOS configuration experimental results: (a) Primary side switching voltages, (b) Secondary side switching voltages, (c) DC-links voltages, (d) Primary side grid voltage and currents, (e) Secondary side grid voltage and current.

## 8. Conclusions

This research paper demonstrates that Graph Theory plays a key role for the control 705 of CHB-B2B converters, identifying states of internal short-circuits and raising an adequate 706 switching matrix for the use of appropriate control strategies, in which the MPC is high-707 lighted as an effective solution. A methodology based on Graph Theory is developed to 708 determine the switching states of CHB -B2B converters with multiple modules and different 709 topologies. Thus, it is possible to determine the feasibility of different proposed configura-71 0 tions for CHB-B2B, including hybrid topologies that emerge as a solution for a better use of 711 the number of voltage levels synthesized by the converter, when there are parallel connec-712 tions. Based on the steady-state simulational and experimental results, the application of 71 3 Graph Theory is validated for different configurations of the CHB-B2B converter with 2 714 and 4-modules, suggesting its applicability for all different types of configurations (various 715 numbers of modules and topologies), disregarding the computational cost linked to the 716 MPC that may be an obstacle to a practical application. 717

Author Contributions: Conceptualization, G.G.B. and L.F.E.; Formal analysis, G.G.B.; Funding718acquisition, I.Y. and L.F.E.; Methodology, G.G.B. and L.F.E.; Project administration, I.Y. and L.F.E.;719Software, G.G.B.; Supervision, L.F.E.; Validation, G.G.B., T.S.A. and L.F.E.; Visualization, G.G.B.;720Writing—original draft, G.G.B., R.S.C. and L.F.E; Writing—review & editing, G.G.B, R.S.C, I.Y. and721L.F.E. All authors have read and agreed to the published version of the manuscript.722

Funding: This research was funded by National Council for Scientific and Technological Develop-<br/>ment – CNPq (grant numbers 409024/2021-0 and 311848/2021-4) and Espírito Santo Research and<br/>Innovation Support Foundation – FAPES (grant number 514/2021). Professor Yahyaoui is funded by<br/>RESOL Project, 2421, financed by the University of Rey Juan Carlos, Spain.723

#### References

- Bahadoorsingh, S.; Milanovic, J.V.; Zhang, Y.; Gupta, C.P.; Dragovic, J. Minimization of Voltage Sag Costs by Optimal Reconfiguration of Distribution Network Using Genetic Algorithms. *IEEE Transactions on Power Delivery* 2007, 22, 2271–2278.
   https://doi.org/10.1109/TPWRD.2007.899524.
- de Andrade Campos, B.F.; Camargo, R.S.; Peña, E.J.B.; Encarnação, L.F. Single-Phase AC/AC Multilevel H-Bridge Transformerless Converter with SST Functionalities. In Proceedings of the 2021 IEEE 15th International Conference on Compatibility, Power Electronics and Power Engineering (CPE-POWERENG), 2021, pp. 1–8. https://doi.org/10.1109/CPE-POWERENG50821.2021.95 01201.
- Hannan, M.A.; Ker, P.J.; Lipu, M.S.H.; Choi, Z.H.; Rahman, M.S.A.; Muttaqi, K.M.; Blaabjerg, F. State of the Art of Solid-State Transformers: Advanced Topologies, Implementation Issues, Recent Progress and Improvements. *IEEE Access* 2020, 8, 19113–19132. https://doi.org/10.1109/ACCESS.2020.2967345.
- Salman, N.; Mohammed, A.; Shareef, H. Reinforcement of power distribution network against voltage sags using graph theory. In Proceedings of the 2009 IEEE Student Conference on Research and Development (SCOReD), 2009, pp. 341–344.
   https://doi.org/10.1109/SCORED.2009.5443004.
- Maziarz, E.A. Graph Theory: 1736-1936. N. L. Biggs, E. K. Lloyd, R. J. Wilson. *Isis* 1979, 70, 164–165. https://doi.org/10.1086/ 352170.
- 6. Taha, H. Operations research an introduction; Pearson: Boston, 2017.
- 7. Burch, J. Information systems : theory and practice; Wiley: New York, 1989.
- Sayeekumar, N.; K., S.A.; Karthikeyan, S.P.; Sahoo, S.K.; Raglend, I.J. Graph theory and its applications in power systems a review. In Proceedings of the 2015 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2015, pp. 154–157. https://doi.org/10.1109/ICCICCT.2015.7475267.
- Filipova-Petrakieva, S.K. A New Universal Optimization Approach for Maximum Flows in Power Systems. In Proceedings of the 2019 11th Electrical Engineering Faculty Conference (BulEF), 2019, pp. 1–6. https://doi.org/10.1109/BulEF48056.2019.9030731.
- Chai, S.K.; Sekar, A. Graph theory application to deregulated power system. In Proceedings of the Proceedings of the 33rd Southeastern Symposium on System Theory (Cat. No.01EX460), 2001, pp. 117–121. https://doi.org/10.1109/SSST.2001.918502.
- Chen, R.; Zhou, M.; Zhang, P.; Li, X.; Fang, H.; Chen, Y. An Optimal Configuration of Multiple Measurements in Distribution Network Based on Graph Theory. In Proceedings of the 2018 2nd IEEE Conference on Energy Internet and Energy System Integration (EI2), 2018, pp. 1–5. https://doi.org/10.1109/EI2.2018.8582297.
- Chitra, S.; Devarajan, N. Performance Analysis of Loop Frame of Reference over Bus Frame of Reference. In Proceedings of the Journal of Academia and Industrial Research, 2014, Vol. 2, pp. 613–616.
- Oepomo, T.S. Applied Graph Theory and Topology for 3 Phase Power System Under Faulted Studies. In *Lecture Notes in Electrical Engineering;* Springer Berlin Heidelberg, 2013; pp. 1521–1540. https://doi.org/10.1007/978-3-642-40081-0\_130.

704

727

741

74 2

74 3

- Lim, V.S.; McDonald, J.D.; Saha, T.K. Development of a new loss allocation method for a hybrid electricity market using graph theory. *Electric Power Systems Research* 2009, 79, 301–310. https://doi.org/10.1016/j.epsr.2008.06.018.
- Košť álová, A.; Carvalho, P.M. Towards self-healing in distribution networks operation: Bipartite graph modelling for automated switching. *Electric Power Systems Research* 2011, *81*, 51–56. https://doi.org/10.1016/j.epsr.2010.07.004.
- Chen, T.H.; Yang, N.C. Loop frame of reference based three-phase power flow for unbalanced radial distribution systems. *Electric Power Systems Research* 2010, *80*, 799–806. https://doi.org/10.1016/j.epsr.2009.12.006.
- Mehta, D.; Ravindran, A.; Joshi, B.; Kamalasadan, S. Graph theory based online optimal power flow control of Power Grid with distributed Flexible AC Transmission Systems (D-FACTS) Devices. In Proceedings of the 2015 North American Power Symposium (NAPS), 2015, pp. 1–6. https://doi.org/10.1109/NAPS.2015.7335247.
- Dai, S.; Liu, R.; Li, Y.; Shan, Z.; Wei, Y. Analysis of Improved Buck-Boost Converter Based on Graph Theory. In Proceedings of the 2019 IEEE 4th International Future Energy Electronics Conference (IFEEC), 2019, pp. 1–4. https://doi.org/10.1109/IFEEC47410.2 019.9014999.
- Oliveira, V.M.R.d.; Camargo, R.S.; Peña, E.J.B.; Encarnação, L.F. Predictive Control on Multilevel Back-to-Back Cascade H-Bridge Driving an Induction Motor. In Proceedings of the 2020 IEEE 29th International Symposium on Industrial Electronics (ISIE), 2020, pp. 1185–1190. https://doi.org/10.1109/ISIE45063.2020.9152420.
- Camargo, R.S.; Mayor, D.S.; Miguel, A.M.; Bueno, E.J.; Encarnação, L.F. A Novel Cascaded Multilevel Converter Topology Based on Three-Phase Cells—CHB-SDC. *Energies* 2020, 13, 4789. https://doi.org/10.3390/en13184789.
- Camargo, R.; Amorim, A.; Bueno, E.; Encarnação, L. Novel multilevel STATCOM for power system stability enhancement on DFIG-based wind farms. *Electric Power Systems Research* 2021, 197, 107316. https://doi.org/10.1016/j.epsr.2021.107316.
- Bifaretti, S.; Zanchetta, P.; Watson, A.; Tarisciotti, L.; Clare, J.C. Advanced Power Electronic Conversion and Control System for Universal and Flexible Power Management. *IEEE Transactions on Smart Grid* 2011, 2, 231–243. https://doi.org/10.1109/TSG.2011 .2115260.
- Bhosale, S.S.; Bhosale, Y.N.; Chavan, U.M.; Malvekar, S.A. Power Quality Improvement by Using UPQC: A Review. In Proceedings of the 2018 International Conference on Control, Power, Communication and Computing Technologies (ICCPCCT), 2018, pp. 375–380. https://doi.org/10.1109/ICCPCCT.2018.8574264.
- 24. Ma, Y.; Huang, A.; Zhou, X. A review of STATCOM on the electric power system. In Proceedings of the 2015 IEEE International Conference on Mechatronics and Automation (ICMA), 2015, pp. 162–167. https://doi.org/10.1109/ICMA.2015.7237475.
- Shinde, O.K.; Pulavarthi, V.R.S.V.B. STATCOM converters and control: A review. In Proceedings of the 2017 International Conference on Data Management, Analytics and Innovation (ICDMAI), 2017, pp. 145–151. https://doi.org/10.1109/ICDMAI.20
   Transport of the 2017 International Transport of the
- Rodriguez, J.; Lai, J.S.; Peng, F.Z. Multilevel inverters: a survey of topologies, controls, and applications. *IEEE Transactions on Industrial Electronics* 2002, 49, 724–738. https://doi.org/10.1109/TIE.2002.801052.
- 27. Benjamin, A. The fascinating world of graph theory; Princeton University Press: Princeton, 2015.
- 28. Cormen, T. Introduction to algorithms; MIT Press: Cambridge, Mass, 2001.
- Miranbeigi, M.; Iman-Eini, H.; Asoodar, M. A new switching strategy for transformer-less back-to-back cascaded H-bridge multilevel converter. *IET Power Electronics* 2014, 7, 1868–1877. https://doi.org/10.1049/iet-pel.2013.0593.
- Rodríguez, J. Predictive control of power converters and electrical drives; IEEE/Wiley: Chichester, West Sussex, UK Hoboken, N.J, 2012.
- 31. Camacho, E.F. Model predictive control; Springer: London New York, 2007.
- Moradi, M.H. Predictive control with constraints, J.M. Maciejowski; Pearson Education Limited, Prentice Hall, London, 2002, pp. IX+331, price £35.99, ISBN 0-201-39823-0. International Journal of Adaptive Control and Signal Processing 2003, 17, 261–262. https://doi.org/10.1002/acs.736.
- 33. Goodwin, G. Constrained control and estimation : and optimization approach; Springer: London New York, 2005.
- García, C.E.; Prett, D.M.; Morari, M. Model predictive control: Theory and practice—A survey. *Automatica* 1989, 25, 335–348.
   https://doi.org/10.1016/0005-1098(89)90002-2.
- Rodriguez, J.; Pontt, J.; Correa, P.; Lezana, P.; Cortes, P. Predictive power control of an AC/DC/AC converter. In Proceedings of the Fourtieth IAS Annual Meeting. Conference Record of the 2005 Industry Applications Conference, 2005., 2005, Vol. 2, pp. 934–939 Vol. 2. https://doi.org/10.1109/IAS.2005.1518458.
- Holtz, J.; Stadtfeld, S. A predictive controller for the stator currentvector of ac machines fed from a switched voltage source. In Proceedings of the Proc. Int.Power Electron. Conf.; , 1983; p. 1665–1675.
- Vazquez, S.; Rodriguez, J.; Rivera, M.; Franquelo, L.G.; Norambuena, M. Model Predictive Control for Power Converters and Drives: Advances and Trends. *IEEE Transactions on Industrial Electronics* 2017, 64, 935–947. https://doi.org/10.1109/TIE.2016.262
   5238.
- Kouro, S.; Cortes, P.; Vargas, R.; Ammann, U.; Rodriguez, J. Model Predictive Control—A Simple and Powerful Method to Control
   Power Converters. *IEEE Transactions on Industrial Electronics* 2009, 56, 1826–1838. https://doi.org/10.1109/TIE.2008.2008349.
- 39. Akagi, H. Instantaneous power theory and applications to power conditioning; Wiley IEEE Press: Hoboken, N.J. Piscataway, N.J, 2007. 814
- 40. Rodríguez, P.; Teodorescu, R.; Candela, I.; Timbus, A.V.; Liserre, M.; Blaabjerg, F. New positive-sequence voltage detector for grid synchronization of power converters under faulty grid conditions. In Proceedings of the 2006 37th IEEE Power Electronics Specialists Conference, 2006, pp. 1–7. https://doi.org/10.1109/pesc.2006.1712059.

769

770

791

792

797

41. Sartorio Camargo, R.; Totola Nunes, W.; Marins Dallapicula, D.; Frizera Encarnacao, L.; Savio Lyrio Simonetti, D. Design and Analysis Methodology for Modular Multilevel Converters (MMC). *IEEE Latin America Transactions* 2018, 16, 1105–1112.
 https://doi.org/10.1109/TLA.2018.8362144.