Show simple item record

Logic Neural Networks for Efficient FPGA Implementation

dc.contributor.authorRamírez, Iván
dc.contributor.authorGarcia-Espinosa, Francisco J.
dc.contributor.authorConcha, David
dc.contributor.authorAranda, Luis Alberto
dc.date.accessioned2024-11-13T11:28:08Z
dc.date.available2024-11-13T11:28:08Z
dc.date.issued2024-11-07
dc.identifier.citationI. Ramírez, F. J. Garcia-Espinosa, D. Concha and L. A. Aranda, "Logic Neural Networks for Efficient FPGA Implementation," in IEEE Transactions on Circuits and Systems I: Regular Papers, doi: 10.1109/TCSI.2024.3488119es
dc.identifier.issn1558-0806 (online)
dc.identifier.issn1549-8328 (print)
dc.identifier.urihttps://hdl.handle.net/10115/41542
dc.description.abstractLogic Neural Networks (LNNs) represent a new paradigm for implementing neural networks in hardware devices such as Field-Programmable Gate Arrays (FPGAs). These network architectures exhibit unique attributes that can leverage the inherent parallelism of FPGAs, enabling the development of networks characterized by low power consumption and fast inference capabilities. Despite their potential advantages, the relative novelty of LNNs poses a challenge, as there are currently no established guidelines for defining their architectures. In this paper, we present a comprehensive study of LNNs, aiming to address the existing gap in understanding and guide decision-making during the design phase. Through systematic experimentation and analysis, we explore various aspects of logic networks, including their impact on inference time, power consumption, and overall simplicity. The findings derived from these experiments provide valuable insights for the creation of improved networks, thereby paving the way for further advancements in this fieldes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectLogic gateses
dc.subjectBiological neural networkses
dc.subjectTraininges
dc.subjectNeuronses
dc.subjectLogices
dc.subjectField programmable gate arrayses
dc.subjectHardwarees
dc.subjectLogic functionses
dc.subjectAccuracyes
dc.subjectNetwork architecturees
dc.titleLogic Neural Networks for Efficient FPGA Implementationes
dc.typeinfo:eu-repo/semantics/articlees
dc.identifier.doi10.1109/TCSI.2024.3488119es
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses


Files in this item

This item appears in the following Collection(s)

Show simple item record

Attribution-NonCommercial-NoDerivatives 4.0 InternacionalExcept where otherwise noted, this item's license is described as Attribution-NonCommercial-NoDerivatives 4.0 Internacional